Part Number Hot Search : 
DTA143X SG1626 1008C MAX1910 2SC460 D156M 07CD51 SR1060F
Product Description
Full Text Search
 

To Download P87C528EBAA Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
   

87c524/87c528 80c51 8-bit microcontrollers 16k/32k, 512 otp, i 2 c, watchdog timer product specification replaces data sheets 87c524 of 1998 may 01 and 87c528 of 1998 may 01 ic28 data handbook 1999 jul 23 integrated circuits
philips semiconductors product specification 87c524/87c528 80c51 8-bit microcontrollers 16k/32k, 512 otp, i 2 c, watchdog timer 2 1999 jul 23 853-1687 22041 description the 87c528 single-chip 8-bit microcontroller is manufactured in an advanced cmos process and is a derivative of the 80c51 microcontroller family. the 87c528 has the same instruction set as the 80c51. three versions of the derivative exist: ? 83c528e32k bytes rom ? 83c524e16k bytes rom ? 80c528eromless version of the 83c528 ? 87c528e32k bytes eprom ? 83c524e16k bytes eprom this device provides architectural enhancements that make it applicable in a variety of applications in consumer, telecom and general control systems, especially in those systems which need large rom and ram capacity on-chip. the 87c528 contains a 32k 8 eprom and the 87c524 contains a 16k x 8 eprom. both devices have a 512 8 ram, four 8-bit i/o ports, two 16-bit timer/event counters (identical to the timers of the 80c51), a 16-bit timer (identical to the timer 2 of the 80c52), a watchdog timer with a separate oscillator, a multi-source, two-priority-level, nested interrupt structure, two serial interfaces (uart and i 2 c-bus), and on-chip oscillator and timing circuits. in addition, the 87c524/87c528 has two software selectable modes of power reductioneidle mode and power-down mode. the idle mode freezes the cpu while allowing the ram, timers, serial port, and interrupt system to continue functioning. the power-down mode saves the ram contents but freezes the oscillator, causing all other chip functions to be inoperative. features ? 80c51 instruction set 512 8 ram memory addressing capability 64k rom and 64k ram three 16-bit counter/timers on-chip watchdog timer with oscillator full duplex uart i 2 c serial interface ? power control modes: idle mode power-down mode warm start from power-down ? cmos and ttl compatible ? extended temperature ranges ? eprom code protection ? otp package available ? 16 mhz speed at v cc = 5 v ordering information eprom temperature o c range and package freq (mhz) drawing number p87c528ebp n 0 to +70, plastic dual in-line package 16 sot129-1 p87c528eba a 0 to +70, plastic leaded chip carrier 16 sot187-2 p87c528ebb b 0 to +70, plastic quad flat pack 16 sot307-2 p87c528efp n 40 to +85, plastic dual in-line package 16 sot129-1 p87c528efb b 40 to +85, plastic quad flat pack 16 sot307-2 p87c524eba a 0 to +70, plastic leaded chip carrier 16 sot187-2 p87c524ebb b 0 to +70, plastic quad flat pack 16 sot307-2 note: 1. for rom & romless devices, see data sheet p8x524/528.
philips semiconductors product specification 87c524/87c528 80c51 8-bit microcontrollers 16k/32k, 512 otp, i 2 c, watchdog timer 1999 jul 23 3 block diagram programmable i/o cpu t0 t1 counters xtal2 xtal1 int0 int1 control serial in serial out oscillator and timing program memory (32k x 8 eprom) ram auxram data memory (256 x 8) two 16-bit timer/event counters data memory (256 x 8) 16-bit timer/ event counter watchdog timer 64k-byte bus expansion control programmable serial port full duplex uart synchronous shift bit-level i 2 c interface frequency reference t2 t2ex rst external interrupts parallel ports, address/data bus and i/o pins shared with port 3 internal interrupts sda scl su00166 logic symbol port 0 port 1 port 2 port 3 address and data bus address bus t2 t2ex rxd txd int0 int1 t0 t1 wr rd secondary functions rst ea psen ale v ss v dd xtal1 xtal2 scl sda su00165
philips semiconductors product specification 87c524/87c528 80c51 8-bit microcontrollers 16k/32k, 512 otp, i 2 c, watchdog timer 1999 jul 23 4 pin configurations 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 t2/p1.0 t2ex/p1.1 p1.2 p1.3 p1.4 p1.5 scl/p1.6 rst rxd/p3.0 txd/p3.1 int0 /p3.2 int1 /p3.3 t0/p3.4 t1/p3.5 sda/p1.7 wr /p3.6 rd /p3.7 xtal2 xtal1 v ss p2.0/a8 p2.1/a9 p2.2/a10 p2.3/a11 p2.4/a12 p2.5/a13 p2.6/a14 p2.7/a15 psen ale ea p0.7/ad7 p0.6/ad6 p0.5/ad5 p0.4/ad4 p0.3/ad3 p0.2/ad2 p0.1/ad1 p0.0/ad0 v dd dual in-line package su00162 plastic leaded chip carrier pin functions lcc 6140 7 17 39 29 18 28 pin function 1 nc* 2 p1.0/t2 3 p1.1/t2ex 4 p1.2 5 p1.3 6 p1.4 7 p1.5 8 p1.6/scl 9 p1.7/sda 10 rst 11 p3.0/rxd 12 nc* 13 p3.1/txd 14 p3.2/int0 15 p3.3/int1 16 p3.4/t0 17 p3.5/t1 18 p3.6/wr 19 p3.7/rd 20 xtal2 21 xtal1 22 v ss pin function 23 nc* 24 p2.0/a8 25 p2.1/a9 26 p2.2/a10 27 p2.3/a11 28 p2.4/a12 29 p2.5/a13 30 p2.6/a14 31 p2.7/a15 32 psen 33 ale 34 nc* 35 ea 36 p0.7/ad7 37 p0.6/ad6 38 p0.5/ad5 39 p0.4/ad4 40 p0.3/ad3 41 p0.2/ad2 42 p0.1/ad1 43 p0.0/ad0 44 v dd su00163a * no internal connections
philips semiconductors product specification 87c524/87c528 80c51 8-bit microcontrollers 16k/32k, 512 otp, i 2 c, watchdog timer 1999 jul 23 5 plastic quad flat pack pin functions qfp 44 34 1 11 33 23 12 22 pin function 1 p1.5 2 p1.6/scl 3 p1.7/sda 4 rst 5 p3.0/rxd 6 nc* 7 p3.1/txd 8 p3.2/int0 9 p3.3/int1 10 p3.4/t0 11 p3.5/t1 12 p3.6/wr 13 p3.7/rd 14 xtal2 15 xtal1 16 v ss 17 nc* 18 p2.0/a8 19 p2.1/a9 20 p2.2/a10 21 p2.3/a11 22 p2.4/a12 pin function 23 p2.5/a13 24 p2.6/a14 25 p2.7/a15 26 psen 27 ale 28 nc* 29 ea 30 p0.7/ad7 31 p0.6/ad6 32 p0.5/ad5 33 p0.4/ad4 34 p0.3/ad3 35 p0.2/ad2 36 p0.1/ad1 37 p0.0/ad0 38 v dd 39 nc* 40 p1.0/t2 41 p1.1/t2ex 42 p1.2 43 p1.3 44 p1.4 su00164 * no internal connections
philips semiconductors product specification 87c524/87c528 80c51 8-bit microcontrollers 16k/32k, 512 otp, i 2 c, watchdog timer 1999 jul 23 6 pin descriptions pin no. mnemonic dip lcc qfp type name and function v ss 20 22 16 i ground: circuit ground potential. v dd 40 44 38 i power supply: +5 v power supply pin during normal operation, idle mode and power-down mode. p0.00.7 3932 4336 3730 i/o port 0: port 0 is an open-drain, bidirectional i/o port. port 0 pins that have 1s written to them float and can be used as high-impedance inputs. port 0 is also the multiplexed low-order address and data bus during accesses to external program and data memory. in this application, it uses strong internal pull-ups when emitting 1s. p1.0p1.7 18 29 4044 13 i/o port 1: port 1 is an 8-bit bidirectional i/o port with internal pull-ups, except p1.6 and p1.7 which have open drain. port 1 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. as inputs, port 1 pins that are externally pulled low will source current because of the internal pull-ups. (see dc electrical characteristics: i il ). port 1 can sink/source one ttl (4 lsttl) inputs. port 1 receives the low-order address byte during program memory verification. port 1 also serves alternate functions for timer 2: 1 2 40 i t2 (p1.0): timer/counter 2 external count input (following edge triggered). 2 3 41 i t2ex (p1.1): timer/counter 2 trigger input. 7 8 2 i/o scl (p1.6): i 2 c serial port clock line. 8 9 3 i/o sda (p1.7): i 2 c serial port data line. p2.0p2.7 2128 2431 1825 i/o port 2: port 2 is an 8-bit bidirectional i/o port with internal pull-ups. port 2 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. as inputs, port 2 pins that are externally being pulled low will source current because of the internal pull-ups. (see dc electrical characteristics: i il ). port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (movx @dptr). in this application, it uses strong internal pull-ups when emitting 1s. during accesses to external data memory that use 8-bit addresses (mov @ri), port 2 emits the contents of the p2 special function register. p3.0p3.7 1017 11, 1319 5, 713 i/o port 3: port 3 is an 8-bit bidirectional i/o port with internal pull-ups. port 3 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. as inputs, port 3 pins that are externally being pulled low will source current because of the pull-ups. (see dc electrical characteristics: i il ). port 3 also serves the special features of the sc80c51 family, as listed below: 10 11 5 i rxd (p3.0): serial input port 11 13 7 o txd (p3.1): serial output port 12 14 8 i int0 (p3.2): external interrupt 13 15 9 i int1 (p3.3): external interrupt 14 16 10 i t0 (p3.4): timer 0 external input 15 17 11 i t1 (p3.5): timer 1 external input 16 18 12 o wr (p3.6): external data memory write strobe 17 19 13 o rd (p3.7): external data memory read strobe rst 9 10 4 i/o reset: a high on this pin for two machine cycles while the oscillator is running, resets the device. an internal diffused resistor to v ss permits a power-on reset using only an external capacitor to v dd . after a watchdog timer overflow, this pin is pulled high while the internal reset signal is active. ale 30 33 27 i/o address latch enable: output pulse for latching the low byte of the address during an access to external memory. in normal operation, ale is emitted at a constant rate of 1/6 the oscillator frequency, and can be used for external timing or clocking. note that one ale pulse is skipped during each access to external data memory. psen 29 32 26 o program store enable: the read strobe to external program memory. when the device is executing code from the external program memory, psen is activated twice each machine cycle, except that two psen activations are skipped during each access to external data memory. psen is not activated during fetches from internal program memory. ea 31 35 29 i external access enable: ea must be externally held low during reset to enable the device to fetch code from external program memory locations 0000h to 7fffh. if ea is held high during reset, the device executes from internal program memory unless the program counter contains an address greater than 7fffh. ea is don't care after reset. xtal1 19 21 15 i crystal 1: input to the inverting oscillator amplifier and input to the internal clock generator circuits. xtal2 18 20 14 o crystal 2: output from the inverting oscillator amplifier.
philips semiconductors product specification 87c524/87c528 80c51 8-bit microcontrollers 16k/32k, 512 otp, i 2 c, watchdog timer 1999 jul 23 7 table 1. 8xc524/8xc528 special function registers symbol description direct address bit address, symbol, or alternative port function msb lsb reset value acc* accumulator e0h e7 e6 e5 e4 e3 e2 e1 e0 00h b* b register f0h f7 f6 f5 f4 f3 f2 f1 f0 00h dptr: dph dpl data pointer (2 bytes) : data pointer high data pointer low 83h 82h 00h 00h af ae ad ac ab aa a9 a8 ie*# interrupt enable a8h ea es1 et2 es0 et1 ex1 et0 ex0 00h bf be bd bc bb ba b9 b8 ip*# interrupt priority b8h ps1 pt2 ps0 pt1 px1 pt0 px0 x0000000b 87 86 85 84 83 82 81 80 p0* port 0 80h ad7 ad6 ad5 ad4 ad3 ad2 ad1 ad0 ffh 97 96 95 94 93 92 91 90 p1* port 1 90h sda sel t2ex t2 ffh a7 a6 a5 a4 a3 a2 a1 a0 p2* port 2 a0h a15 a14 a13 a12 a11 a10 a9 a8 ffh b7 b6 b5 b4 b3 b2 b1 b0 p3* port 3 b0h rd wr t1 t0 int1 int0 txd rxd ffh pcon power control 87h smod gf1 gf0 pd idl 0xxx0000b d7 d6 d5 d4 d3 d2 d1 d0 psw* program status word d0h cy ac f0 rs1 rs0 ov f1 p 00h rcap2h# rcap2l# sbuf capture high capture low serial data buffer cbh cah 99h 00h 00h xxxxxxxxb 9f 9e 9d 9c 9b 9a 99 98 scon* serial controller 98h sm0 sm1 sm2 ren tb8 rb8 ti ri 00h s1bit# serial i 2 c data d9h/rd sdi 0 0 0 0 0 0 0 x0000000b wr sd0 x x x x x x x 0xxxxxxxb s1int# serial i 2 c interrupt dah int x x x x x x x 0xxxxxxxb df de dd dc db da d9 d8 s1scs*# serial i 2 c control d8h/rd sdi sci clh bb rbf wbf str ens xxxx0000b wr sd0 sc0 clh x x x str ens 00xxxx00b sp stack pointer 81h 07h 8f 8e 8d 8c 8b 8a 89 88 tcon* timer control 88h tf1 tr1 tf0 tr0 ie1 it1 ie0 it0 00h cf ce cd cc cb ca c9 c8 t2con*# timer 2 control c8h tf2 exf2 rclk tclk exen2 tr2 c/t2 cp/rl2 00h th0 th1 th2# tl0 tl1 tl2# t3# timer high 0 timer high 1 timer high 2 timer low 0 timer low 1 timer low 2 watchdog timer 8ch 8dh cdh 8ah 8bh cch ffh 00h 00h 00h 00h 00h 00h 00h tmod timer mode 89h gate c/t m1 m0 gate c/t m1 m0 00h wdcon# watchdog control a5h a5h * sfrs are bit addressable. # sfrs are modified from or added to the 80c51 sfrs.
philips semiconductors product specification 87c524/87c528 80c51 8-bit microcontrollers 16k/32k, 512 otp, i 2 c, watchdog timer 1999 jul 23 8 table 2. internal and external program memory access with security bit set instruction access to internal program memory access to external program memory movc in internal program memory yes yes movc in external program memory no yes internal data memory the internal data memory is divided into three physically separated segments: 256 bytes of ram, 256 bytes of aux-ram, and a 128 bytes special function area. these can be addressed each in a different way. ram 0 to 127 can be addressed directly and indirectly as in the 80c51. address pointers are r0 and r1 of the selected register bank. ram 128 to 255 can only be addressed indirectly as in the 80c51. address pointers are r0 and r1 of the selected register bank. aux-ram 0 to 255 is indirectly addressed in the same way as external data memory with the movx instructions. address pointers are r0, r1 of the selected register bank and dptr. an access to aux-ram 0 to 255 will not affect ports p0, p2, p3.6 and p3.7. an access to external data memory locations higher than 255 will be performed with the movx dptr instructions in the same way as in the 8051 structure, so with p0 and p2 as data/address bus and p3.6 and p3.7 as write and read timing signals. note that these external data memory cannot be accessed with r0 and r1 as address pointer. timer 2 timer 2 is functionally equal to the timer 2 of the 8052ah. timer 2 is a 16-bit timer/counter. these 16 bits are formed by two special function registers tl2 and th2. another pair of special function register rcap2l and rcap2h form a 16-bit capture register or a 16-bit reload register. like timer 0 and 1, it can operate either as a timer or as an event counter. this is selected by bit c/t2n in the special function register t2con. it has three operating modes: capture, autoload, and baud rate generator mode which are selected by bits in t2con. watchdog timer t3 the watchdog timer consists of an 11-bit prescaler and an 8-bit timer formed by special function register t3. the prescaler is incremented by an on-chip oscillator with a fixed frequency of 1mhz. the maximum tolerance on this frequency is 50% and +100%. the 8-bit timer increments every 2048 cycles of the on-chip oscillator. when a timer overflow occurs, the microcontroller is reset and a reset output pulse of 16 2048 cycles of the on-chip oscillator is generated at pin rst. the internal reset signal is not inhibited when the external rst pin is kept low by, for example, an external reset circuit. the reset signal drives port 1, 2, 3 into the high state and port 0 into the high impedance state. the watchdog timer is controlled by one special function register wdcon with the direct address location a5h. wdcon can be read and written by software. a value of a5h in wdcon halts the on-chip oscillator and clears both the prescaler and timer t3. after the reset signal, wdcon contains a5h. every value other than a5h in wdcon enables the watchdog timer. when the watchdog timer is enabled, it runs independently of the xtal-clock. timer t3 can be read on the fly. timer t3 can only be written if wdcon contains the value 5ah. a successful write operation to t3 will clear the prescaler and wdcon, leaving the watchdog enabled and preventing inadvertent changes of t3. to prevent an overflow of the watchdog timer, the user program has to reload the watchdog timer within periods that are shorter than the programmed watchdog timer internal. this time interval is determined by an 8-bit value that has to be loaded in register t3 while at the same time the prescaler is cleared by hardware. watchdog timer interval = [256  (t3)] 2048 on  chip oscillator frequency bit-level i 2 c interface this bit-level serial i/o interface supports the i 2 c-bus. p1.6/scl and p1.7/sda are the serial i/o pins. these two pins meet the i 2 c specification concerning the input levels and output drive capability. consequently, these pins have an open drain output configuration. all the four modes of the i 2 c-bus are supported: master transmitter master receiver slave transmitter slave receiver the advantages of the bit-level i 2 c hardware compared with a full software i 2 c implementation are: the hardware can generate the scl pulse testing a single bit (rbf respectively, wbf) is sufficient as a check for error free transmission. the bit-level i 2 c hardware operates on serial bit level and performs the following functions: filtering the incoming serial data and clock signals recognizing the start condition generating a serial interrupt request si after reception of a start condition and the first falling edge of the serial clock recognizing the stop condition recognizing a serial clock pulse on the scl line latching a serial bit on the sda line (sdi) stretching the scl low period of the serial clock to suspend the transfer of the next serial data bit setting read bit finished (rbf) when the scl clock pulse has finished and write bit finished (wbf) if there is no arbitration loss detected (i.e., sda = 0 while sdo = 1) setting a serial clock low-to-high detected (clh) flag setting a bus busy (bb) flag on a start condition and clearing this flag on a stop condition releasing the scl line and clearing the clh, rbf and wbf flags to resume transfer of the next serial data bit generating an automatic clock if the single bit data register s1bit is used in master mode. the following functions must be done in software: handling the i 2 c start interrupts converting serial to parallel data when receiving converting parallel to serial data when transmitting comparing the received slave address with its own interpreting the acknowledge information guarding the i 2 c status if rbf or wbf = 0.
philips semiconductors product specification 87c524/87c528 80c51 8-bit microcontrollers 16k/32k, 512 otp, i 2 c, watchdog timer 1999 jul 23 9 additionally, if acting as master: generating start and stop conditions handling bus arbitration generating serial clock pulses if s1bit is not used. three sfrs control the bit-level i 2 c interface: s1int, s1bit and s1scs. interrupt system the interrupt structure of the 8xc528 is the same as that used in the 80c51, but includes two additional interrupt sources: one for the third timer/counter, t2, and one for the i 2 c interface. the interrupt enable and interrupt priority registers are ie and ip. ie: interrupt enable register this register is located at address a8h. refer to table 3. ie sfr (a8h) 76543210 ea es1 et2 es et1 ex1 et0 ex0 ip: interrupt priority register this register is located at address b8h. refer to table 4. ip sfr (b8h) 76543210 ps1 pt2 ps pt1 px1 pt0 px0 table 3. description of ie bits mnemonic bit function ea ie.7 general enable/disable control: 0 = no interrupt is enabled. 1 = any individually enabled interrupt will be accepted. es1 ie.6 enable bit-level i 2 c i/o interrupt et2 ie.5 enable timer 2 interrupt es ie.4 enable serial port interrupt et1 ie.3 enable timer 1 interrupt ex1 ie.2 enable external interrupt 1 et0 ie.1 enable timer 0 interrupt ex0 ie.0 enable external interrupt 0 table 4. description of ip bits mnemonic bit function ip.7 reserved. ps1 ip.6 bit-level i 2 c interrupt priority level pt2 ip.5 timer 2 interrupt priority level ps ip.4 serial port interrupt priority level pt1 ip.3 timer 1 interrupt priority level px1 ip.2 external interrupt 1 priority level pt0 ip.1 timer 0 interrupt priority level px0 ip.0 external interrupt 0 priority level the interrupt vector locations and the interrupt priorities are: source priority within level vector address 0003h ie0 highest 002bh tf2+exf2 0053h si (i 2 c) 000bh tf0 0013h ie1 001bh tf1 0023h ri+ti lowest
philips semiconductors product specification 87c524/87c528 80c51 8-bit microcontrollers 16k/32k, 512 otp, i 2 c, watchdog timer 1999 jul 23 10 oscillator characteristics xtal1 and xtal2 are the input and output, respectively, of an inverting amplifier. the pins can be configured for use as an on-chip oscillator, as shown in the logic symbol. to drive the device from an external clock source, xtal1 should be driven while xtal2 is left unconnected. there are no requirements on the duty cycle of the external clock signal, because the input to the internal clock circuitry is through a divide-by-two flip-flop. however, minimum and maximum high and low times specified in the data sheet must be observed. reset a reset is accomplished by holding the rst pin high for at least two machine cycles (24 oscillator periods), while the oscillator is running. to insure a good power-up reset, the rst pin must be high long enough to allow the oscillator time to start up (normally a few milliseconds) plus two machine cycles. at power-up, the voltage on v dd and rst must come up at the same time for a proper start-up. idle mode in idle mode, the cpu puts itself to sleep while all of the on-chip peripherals stay active. the instruction to invoke the idle mode is the last instruction executed in the normal operating mode before the idle mode is activated. the cpu contents, the on-chip ram, and all of the special function registers remain intact during this mode. the idle mode can be terminated either by any enabled interrupt (at which time the process is picked up at the interrupt service routine and continued), or by a hardware reset which starts the processor in the same manner as a power-on reset. power-down mode in the power-down mode, the oscillator is stopped and the instruction to invoke power-down is the last instruction executed. the power-down mode can be terminated by a reset in the same way as in the 80c51 or in addition by one of two external interrupts, int0 or int1. a termination with an external interrupt does not affect the internal data memory and does not affect the special function registers. this makes it possible to exit power-down without changing the port output levels. to terminate the power-down mode with an external interrupt int0 or int1 must be switched to level-sensitive and must be enabled. the external interrupt input signal int0 and int1 must be kept low until the oscillator has restarted and stabilized. an instruction following the instruction that puts the device in the power-down mode will be executed. a reset generated by the watchdog timer terminates the power-down mode in the same way as an external reset, and only the contents of the on-chip ram are preserved. the control bits for the reduced power modes are in the special function register pcon. design considerations at power-on, the voltage on v dd and rst must come up at the same time for a proper start-up. when the idle mode is terminated by a hardware reset, the device normally resumes program execution, from where it left off, up to two machine cycles before the internal reset algorithm takes control. on-chip hardware inhibits access to internal ram in this event, but access to the port pins is not inhibited. to eliminate the possibility of an unexpected write when idle is terminated by reset, the instruction following the one that invokes idle should not be one that writes to a port pin or to external memory. table 5 shows the state of i/o ports during low current operating modes. table 5. external pin status during idle and power-down modes mode program memory ale psen port 0 port 1 port 2 port 3 idle internal 1 1 data data data data idle external 1 1 float data address data power-down internal 0 0 data data data data power-down external 0 0 float data data data absolute maximum ratings 1, 2, 3 parameter rating unit operating temperature under bias 0 to +70, or 40 to +85 c storage temperature range 65 to +150 c voltage on any other pin to v ss 0.5 to v dd +0.5 v input, output current on any two pins 10 ma power dissipation (based on package heat transfer limitations, not device power consumption) 1.0 w notes: 1. stresses above those listed under absolute maximum ratings may cause permanent damage to the device. this is a stress rating only and functional operation of the device at these or any conditions other than those described in the ac and dc electrical characteri stics section of this specification is not implied. 2. this product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maxima. 3. parameters are valid over operating temperature range unless otherwise specified. all voltages are with respect to v ss unless otherwise noted.
philips semiconductors product specification 87c524/87c528 80c51 8-bit microcontrollers 16k/32k, 512 otp, i 2 c, watchdog timer 1999 jul 23 11 dc electrical characteristics t amb = 0 c to +70 c (v dd = 5 v 10%), 40 c to +85 c (v dd = 5 v 10%), v ss =0 v test limits symbol parameter part type conditions min max unit v il input low voltage, except ea , p1.6/scl, p1.7/sda 0 c to 70 c 40 c to +85 c 0.5 0.5 0.2v cc 0.1 0.2v cc 0.15 v v v il1 input low voltage to ea 0 c to 70 c 40 c to +85 c 0 0 0.2v cc 0.3 0.2v cc 0.35 v v v il2 input low voltage to p1.6/scl, p1.7/sda 5 0.5 0.3 v v v ih input high voltage, except xtal1, rst, p1.6/scl, p1.7/sda 0 c to 70 c 40 c to +85 c 0.2v cc +0.9 0.2v cc +1.0 v cc +0.5 v cc +0.5 v v v ih1 input high voltage, xtal1, rst 0 c to 70 c 40 c to +85 c 0.7v cc 0.7v cc +0.1 v cc +0.5 v cc +0.5 v v v ih2 input high voltage, p1.6/scl, p1.7/sda 5 3.0 6.0 v v ol output low voltage, ports 1, 2, 3, except p1.6/scl, p1.7/sda 1 i ol = 1.6 ma 1 0.45 v v ol1 output low voltage, port 0, ale, psen 1 i ol = 3.2 ma 1 0.45 v v ol2 output low voltage, p1.6/scl, p1.7/sda i ol = 3.0 ma 1 0.4 v v oh output high voltage, ports 1, 2, 3 i oh = 60 m a i oh = 25 m a 2.4 0.75v cc v v v oh1 output high voltage, port 0 in external bus mode, ale, psen , rst i oh = 800 m a i oh = 300 m a 2.4 0.75v cc v v i il logical 0 input current, ports 1, 2, 3, except p1.6/scl, p1.7/sda 0 c to 70 c 40 c to +85 c v in = 0.45 v 50 75 m a m a i tl logical 1-to-0 transition current, ports 1, 2, 3, except p1.6/scl, p1.7/sda 0 c to 70 c 40 c to +85 c see note 3 650 750 m a m a i il1 input leakage current, port 0 v in = v il or v ih 10 m a i il2 input leakage current, p1.6/scl, p1.7/sda 0 v 100pf), the noise pulse on the ale pin may exceed 0.8v. in such cases, it may be desirable to qualify ale with a schmitt trigger, or use an address latch with a schmitt trigger strobe input. under steady stat e (non-transient) conditions, i ol must be externally limited as follows: 10 ma per port pin, port 0 total (all bits) 26 ma, ports 1, 2, and total each (all bits) 15 ma. 2. capacitive loading on ports 0 and 2 may cause the v oh on ale and psen to momentarily fall below the 0.9v cc specification when the address bits are stabilizing. 3. pins of ports 1, 2, and 3 source a transition current when they are being externally driven from 1 to 0. the transition curre nt reaches its maximum value when v in is approximately 2 v. 4. see figures 10 through 13 for i cc test conditions. 5. the input threshold voltage of p1.6 and p1.7 (sio1) meets the i 2 c specification, so an input voltage below 1.5 v will be recognized as a logic 0 while an input voltage above 3.0 v will be recognized as a logic 1.
philips semiconductors product specification 87c524/87c528 80c51 8-bit microcontrollers 16k/32k, 512 otp, i 2 c, watchdog timer 1999 jul 23 12 ac electrical characteristics 1, 2 16mhz clock variable clock symbol figure parameter min max min max unit 1/t clcl 1 oscillator frequency: speed versions 87c528 p878c528exx 3.5 16 mhz t lhll 1 ale pulse width 85 2t clcl 40 ns t avll 1 address valid to ale low 8 t clcl 55 ns t llax 1 address hold after ale low 28 t clcl 35 ns t lliv 1 ale low to valid instruction in 150 4t clcl 100 ns t llpl 1 ale low to psen low 23 t clcl 40 ns t plph 1 psen pulse width 143 3t clcl 45 ns t pliv 1 psen low to valid instruction in 83 3t clcl 105 ns t pxix 1 input instruction hold after psen 0 0 ns t pxiz 1 input instruction float after psen 38 t clcl 25 ns t aviv 1 address to valid instruction in 208 5t clcl 105 ns t plaz 1 psen low to address float 10 10 ns data memory t rlrh 2, 3 rd pulse width 275 6t clcl 100 ns t wlwh 2, 3 wr pulse width 275 6t clcl 100 ns t rldv 2, 3 rd low to valid data in 148 5t clcl 165 ns t rhdx 2, 3 data hold after rd 0 0 ns t rhdz 2, 3 data float after rd 55 2t clcl 70 ns t lldz 2, 3 ale low to valid data in 350 8t clcl 150 ns t avdv 2, 3 address to valid data in 398 9t clcl 165 ns t llwl 2, 3 ale low to rd or wr low 138 238 3t clcl 50 3t clcl +50 ns t avwl 2, 3 address valid to wr low or rd low 120 4t clcl 130 ns t qvwx 2, 3 data valid to wr transition 3 t clcl 60 ns t whqx 2, 3 data hold after wr 13 t clcl 50 ns t rlaz 2, 3 rd low to address float 0 0 ns t whlh 2, 3 rd or wr high to ale high 23 103 t clcl 40 t clcl +40 ns external clock t chcx 6 high time 20 20 ns t clcx 6 low time 20 20 ns t clch 6 rise time 20 20 ns t chcl 6 fall time 20 20 ns shift register t xlxl 4 serial port clock cycle time 750 12t clcl ns t qvxh 4 output data setup to clock rising edge 492 10t clcl 133 ns t xhqx 4 output data hold after clock rising edge 8 2t clcl 117 ns t xhdx 4 input data hold after clock rising edge 0 0 ns t xhdv 4 clock rising edge to input data valid 492 10t clcl 133 ns notes: 1. parameters are valid over operating temperature range unless otherwise specified. 2. load capacitance for port 0, ale, and psen = 100pf, load capacitance for all other outputs = 80pf.
philips semiconductors product specification 87c524/87c528 80c51 8-bit microcontrollers 16k/32k, 512 otp, i 2 c, watchdog timer 1999 jul 23 13 ac electrical characteristics i 2 c interface symbol parameter input output i 2 c specification scl timing characteristics t hd;sta start condition hold time 14 t clcl 1 note 2 4.0 m s t low scl low time 16 t clcl note 2 4.7 m s t high scl high time 14 t clcl 1 80 t clcl 3 4.0 m s t rc scl rise time 1 m s 1 note 5 1.0 m s t fc scl fall time 0.3 m s 1 0.3 m s 6 0.3 m s sda timing characteristics t su;dat1 data set-up time 250ns note 2 250ns t hd;dat data hold time 0ns note 2 0ns t su;sta repeated start set-up time 14 t clcl 1 note 2 4.7 m s t su;sto stop condition set-up time 14 t clcl 1 note 2 4.0 m s t buf bus free time 14 t clcl 1 note 2 4.7 m s t rd sda rise time 1 m s 4 note 5 1.0 m s t fd sda fall time 0.3 m s 4 0.3 m s 6 0.3 m s notes: 1. at f clk = 3.5mhz, this evaluates to 14 286ns = 4 m s, i.e., the bit-level i 2 c interface can respond to the i 2 c protocol for f clk 3.5 mhz. 2. this parameter is determined by the user software, it has to comply with the i 2 c. 3. this value gives the autoclock pulse length which meets the i 2 c specification for the specified xtal clock frequency range. alternatively, the scl pulse may be timed by software. 4. spikes on sda and scl lines with a duration of less than 4 f clk will be filtered out. 5. the rise time is determined by the external bus line capacitance and pull-up resistor, it must be 1 m s. 6. the maximum capacitance on bus lines sda and scl is 400pf.
philips semiconductors product specification 87c524/87c528 80c51 8-bit microcontrollers 16k/32k, 512 otp, i 2 c, watchdog timer 1999 jul 23 14 explanation of the ac symbols each timing symbol has five characters. the first character is always `t' (= time). the other characters, depending on their positions, indicate the name of a signal or the logical status of that signal. the designations are: a address c clock d input data h logic level high i instruction (program memory contents) l logic level low, or ale p psen q output data r rd signal t time v valid w wr signal x no longer a valid logic level z float examples: t avll = time for address valid to ale low. t llpl = time for ale low to psen low. t pxiz ale psen port 0 port 2 a0a15 a8a15 a0a7 a0a7 t avll t pxix t llax instr in t lhll t plph t lliv t plaz t llpl t aviv su00006 t pliv figure 1. external program memory read cycle t llax ale psen port 0 port 2 rd a0a7 from ri or dpl data in a0a7 from pcl instr in p2.0p2.7 or a8a15 from dph a0a15 from pch t whlh t lldv t llwl t rlrh t rlaz t avll t rhdx t rhdz t avwl t avdv t rldv su00007 figure 2. external data memory read cycle
philips semiconductors product specification 87c524/87c528 80c51 8-bit microcontrollers 16k/32k, 512 otp, i 2 c, watchdog timer 1999 jul 23 15 t llax ale psen port 0 port 2 wr a0a7 from ri or dpl data out a0a7 from pcl instr in p2.0p2.7 or a8a15 from dpf a0a15 from pch t whlh t llwl t wlwh t avll t avwl t qvwx t whqx su00069 figure 3. external data memory write cycle 012345678 instruction ale clock output data write to sbuf input data clear ri valid valid valid valid valid valid valid valid set ti set ri t xlxl t qvxh t xhqx t xhdx t xhdv su00027 123 0 4567 figure 4. shift register mode timing
philips semiconductors product specification 87c524/87c528 80c51 8-bit microcontrollers 16k/32k, 512 otp, i 2 c, watchdog timer 1999 jul 23 16 t rd t su;sta t buf t su;sto 0.7 v cc 0.3 v cc 0.7 v cc 0.3 v cc t fd t rc t fc t high t low t hd;sta t su;dat1 t hd;dat t su;dat2 t su;dat3 start condition repeated start condition sda (input/output) scl (input/output) stop condition start or repeated start condition su00107a figure 5. timing sio1 (i 2 c) interface v cc 0.5 0.45v 0.7v cc 0.2v cc 0.1 t chcl t clcl t clch t clcx t chcx su00009 figure 6. external clock drive v dd 0.5 0.45v 0.2v dd +0.9 0.2v dd 0.1 note: ac inputs during testing are driven at v dd 0.5 for a logic `1' and 0.45v for a logic `0'. timing measurements are made at v ih min for a logic `1' and v il max for a logic `0'. su00167 figure 7. ac testing input/output v load v load +0.1v v load 0.1v v oh 0.1v v ol +0.1v note: timing reference points for timing purposes, a port is no longer floating when a 100mv change from load voltage occurs, and begins to float when a 100mv change from the loaded v oh /v ol level occurs. i oh /i ol 20ma. su00011 figure 8. float waveform max active mode typ active mode max idle mode typ idle mode i cc ma 30 25 20 15 10 5 freq at xtal1 su00168 4 mhz 8 mhz 12 mhz 16 mhz figure 9. i cc vs. freq. valid only within frequency specifications of the device under test
philips semiconductors product specification 87c524/87c528 80c51 8-bit microcontrollers 16k/32k, 512 otp, i 2 c, watchdog timer 1999 jul 23 17 v dd p0 ea rst xtal1 xtal2 v ss v dd v dd v dd i dd (nc) clock signal p1.6 p1.7 * * su00169 figure 10. i dd test condition, active mode all other pins are disconnected v dd p0 rst xtal1 xtal2 v ss v dd v dd i dd (nc) clock signal p1.6 p1.7 * * ea su00170 figure 11. i dd test condition, idle mode all other pins are disconnected v cc 0.5 0.45v 0.7v cc 0.2v cc 0.1 t chcl t clcl t clch t clcx t chcx su00009 figure 12. clock signal waveform for i dd tests in active and idle modes t clch = t chcl = 5ns v dd p0 rst xtal1 xtal2 v ss v dd v dd i dd (nc) p1.6 p1.7 * * ea su00171 figure 13. i dd test condition, power down mode all other pins are disconnected. v dd = 2v to 5.5v note: * ports 1.6 and 1.7 should be connected to v dd through resistors of sufficiently high value such that the sink current into these pins does not exceed the i ol1 specifications.
philips semiconductors product specification 87c524/87c528 80c51 8-bit microcontrollers 16k/32k, 512 otp, i 2 c, watchdog timer 1999 jul 23 18 eprom characteristics for 87c528 the 87c528 is programmed by using a modified quick-pulse programming ? algorithm. it differs from older methods in the value used for v pp (programming supply voltage) and in the width and number of the ale/prog pulses. the 87c528 contains two signature bytes that can be read and used by an eprom programming system to identify the device. the signature bytes identify the device as an 87c528 manufactured by philips. table 6 shows the logic levels for reading the signature byte, and for programming the program memory, the encryption table, and the lock bits. the circuit configuration and waveforms for quick-pulse programming are shown in figures 14 and 15. figure 16 shows the circuit configuration for normal program memory verification. quick-pulse programming the setup for microcontroller quick-pulse programming is shown in figure 14. note that the 87c528 is running with a 4 to 6mhz oscillator the reason the oscillator needs to be running is that the device is executing internal address and program data transfers. the address of the eprom location to be programmed is applied to ports 1, 2 and 3, as shown in figure 14. the code byte to be programmed into that location is applied to port 0. rst, psen and pins of ports 2 and 3 specified in table 6 are held at the 'program code data' levels indicated in table 6. the ale/prog is pulsed low 25 times as shown in figure 15. to program the encryption table, repeat the 25 pulse programming sequence for addresses 0 through 3fh, using the `pgm encryption table' levels. do not forget that after the encryption table is programmed, verification cycles will produce only encrypted data. to program the lock bits, repeat the 25 pulse programming sequence using the `pgm lock bit' levels. after one lock bit is programmed, further programming of the code memory and encryption table is disabled. however, the other lock bit can still be programmed. note that the ea /v pp pin must not be allowed to 90 above the maximum specified v pp level for any amount of time. even a narrow glitch above that voltage can cause permanent damage to the device. the v pp source should be well regulated and free of glitches and overshoot. program verification if lock bit 2 has not been programmed, the on-chip program memory can be read out for program verification. the address of the program memory locations to be read is applied to ports 1, 2 and 3 as shown in figure 16. the other pins are held at the `verify code data' levels indicated in table 6. the contents of the address location will be emitted on port 0. external pull ups are required on port 0 for this operation. if the encryption table has been programmed, the data presented at port 0 will be the exclusive nor of the program byte with one of the encryption bytes. the user will have to know the encryption table contents in order to correctly decode the verification data. the encryption table itself cannot be read out. reading the signature bytes the signature bytes are read by the same procedure as a normal verification of locations 030h and 031 h, except that p3.6 and p3.7 need to be pulled to a logic low. the values are: (030h) = 15h indicates manufactured by philips (031h) = 9bh indicates 87c528 program lock bits the 87c528 has 3 programmable lock bits that will provide different levels of protection for the on-chip code and data (see table 7). erasing the eprom also erases the encryption array and the program lock bits, returning the part to full functionality. program/verify algorithms any algorithm in agreement with the conditions listed in table 6, and which satisfies the timing specifications, is suitable. table 6. eprom programming modes mode rst psen ale/prog ea /v pp p2.7 p2.6 p3.7 p3.6 read signature 1 0 1 1 0 0 0 0 program code data 1 0 0* v pp 1 0 1 1 verify code data 1 0 1 1 0 0 1 1 pgm encryption table 1 0 0* v pp 1 0 1 0 pgm lock bit 1 1 0 0* v pp 1 1 1 1 pgm lock bit 2 1 0 0* v pp 1 1 0 0 pgm lock bit 3 1 0 0* v pp 0 1 0 1 notes: 1. `0' = valid low for that pin, `1' = valid high for that pin. 2. v pp = 12.75 v 0.25 v. 3. vcc = 5 v 10% during programming and verification. * ale/prog receives 25 programming pulses while v pp is held at 12.75 v. each programming pulse is low for 100 m s ( 10 m s) and high for a minimum of 10 m s.
philips semiconductors product specification 87c524/87c528 80c51 8-bit microcontrollers 16k/32k, 512 otp, i 2 c, watchdog timer 1999 jul 23 19 eprom characteristics for 87c524 the 87c524 is programmed by using a modified quick-pulse programming ? algorithm. it differs from older methods in the value used for v pp (programming supply voltage) and in the width and number of the ale/prog pulses. the 87c524 contains two signature bytes that can be read and used by an eprom programming system to identify the device. the signature bytes identify the device as an 87c524 manufactured by philips. table 6 shows the logic levels for reading the signature byte, and for programming the program memory, the encryption table, and the lock bits. the circuit configuration and waveforms for quick-pulse programming are shown in figures 14 and 15. figure 16 shows the circuit configuration for normal program memory verification. quick-pulse programming the setup for microcontroller quick-pulse programming is shown in figure 14. note that the 87c524 is running with a 4 to 6 mhz oscillator. the reason the oscillator needs to be running is that the device is executing internal address and program data transfers. the address of the eprom location to be programmed is applied to ports 1, 2 and 3, as shown in figure 14. the code byte to be programmed into that location is applied to port 0. rst, psen and pins of ports 2 and 3 specified in table 6 are held at the `program code data' levels indicated in table 6. the ale/prog is pulsed low 25 times as shown in figure 15. to program the encryption table, repeat the 25 pulse programming sequence for addresses 0 through 3fh, using the `pgm encryption table' levels. do not forget that after the encryption table is programmed, verification cycles will produce only encrypted data. to program the lock bits, repeat the 25 pulse programming sequence using the `pgm lock bit' levels. after one lock bit is programmed, further programming of the code memory and encryption table is disabled. however, the other lock bit can still be programmed. note that the ea /v pp pin must not be allowed to go above the maximum specified v pp level for any amount of time. even a narrow glitch above that voltage can cause permanent damage to the device. the v pp source should be well regulated and free of glitches and overshoot. program verification if lock bit 2 has not been programmed, the on-chip program memory can be read out for program verification. the address of the program memory locations to be read is applied to ports 1, 2 and 3 as shown in figure 16. the other pins are held at the `verify code data' levels indicated in table 6. the contents of the address location will be emitted on port 0. external pull-ups are required on port 0 for this operation. if the encryption table has been programmed, the data presented at port 0 will be the exclusive nor of the program byte with one of the encryption bytes. the user will have to know the encryption table contents in order to correctly decode the verification data. the encryption table itself cannot be read out. program lock bits the 87c524 has 3 programmable lock bits that will provide different levels of protection for the on-chip code and data (see table 7). erasing the eprom also erases the encryption array and the program lock bits, returning the part to full functionality. reading the signature bytes the signature bytes are read by the same procedure as a normal verification of locations 030h and 031h, except that p3.6 and p3.7 need to be pulled to a logic low. the values are: (030h) = 15h indicates manufactured by philips (031h) = 9dh indicates 87c524 program/verify algorithms any algorithm in agreement with the conditions listed in table 6, and which satisfies the timing specifications, is suitable. erasure characteristics erasure of the eprom begins to occur when the chip is exposed to light with wavelengths shorter than approximately 4,000 angstroms. since sunlight and fluorescent lighting have wavelengths in this range, exposure to these light sources over an extended time (about 1 week in sunlight, or 3 years in room level fluorescent lighting) could cause inadvertent erasure. for this and secondary effects, it is recommended that an opaque label be placed over the window. for elevated temperature or environments where solvents are being used, apply kapton tape fluorglas part number 23455, or equivalent. the recommended erasure procedure is exposure to ultraviolet light (at 2537 angstroms) to an integrated dose of at least 15w-sec/cm 2 . exposing the eprom to an ultraviolet lamp of 12,000uw/cm 2 rating for 20 to 39 minutes, at a distance of about 1 inch, should be sufficient. erasure leaves the array in an all 1s state. ? trademark phrase of intel corporation.
philips semiconductors product specification 87c524/87c528 80c51 8-bit microcontrollers 16k/32k, 512 otp, i 2 c, watchdog timer 1999 jul 23 20 table 7. program lock bits program lock bits 1,2 lb1 lb2 lb3 protection description 1 u u u no program lock features enabled. (code verify will still be encrypted by the encryption array if programmed.) 2 p u u movc instructions executed from external program memory are disabled from fetching code bytes from internal memory, ea is jumped and latched on reset, and further programming of the eprom is disabled. 3 p p u same as 2, also verify is disabled. 4 p p p same as 3, external execution is disabled. internal data ram is not accessible. notes: 1. p - programmed. u - unprogrammed. 2. any other combination of the lock bits is not defined. a0a7 1 1 1 46 mhz +5 v pgm data +12.75 v 25 100 m s pulses to ground 0 1 0 a8a13 p1 rst p3.6 p3.7 xtal2 xtal1 v ss v cc p0 ea /v pp ale/prog psen p2.7 p2.6 p2.0p2.5 87c524/8 a14 p3.4 su00172 figure 14. programming configuration ale/prog: ale/prog: 1 0 1 0 25 pulses 100 m s+ 10 10 m s min su00018 figure 15. prog waveform a0a7 1 1 1 46 mhz +5 v pgm data 1 1 0 0 enable 0 a8a13 p1 rst p3.6 p3.7 xtal2 xtal1 v ss v cc p0 ea /v pp ale/prog psen p2.7 p2.6 p2.0p2.5 87c524/8 a14 p3.4 su00173 figure 16. program verification
philips semiconductors product specification 87c524/87c528 80c51 8-bit microcontrollers 16k/32k, 512 otp, i 2 c, watchdog timer 1999 jul 23 21 eprom programming and verification characteristics t amb = 21 c to +27 c, vcc = 5 v 10%, v ss = 0 v (see figure 17) symbol parameter min max unit v pp programming supply voltage 12.5 13.0 v i pp programming supply current 50 ma 1/t clcl oscillator frequency 4 6 mhz t avgl address setup to prog low 48t clcl t ghax address hold after prog 48t clcl t dvgl data setup to prog low 48t clcl t ghdx data hold after prog 48t clcl t ehsh p2.7 (enable ) high to v pp 48t clcl t shgl v pp setup to prog low 10 m s t ghsl v pp hold after prog 10 m s t glgh prog width 90 110 m s t avqv address to data valid 48t clcl t elqz enable low to data valid 48t clcl t ehqz data float after enable 0 48t clcl t ghgl prog high to prog low 10 m s programming * verification * address address data in data out logic 1 logic 1 logic 0 t avqv t ehqz t elqv t ehsh t shgl t ghsl t glgh t ghgl t avgl t ghax t dvgl t ghdx p1.0p1.7 p2.0p2.5 port 0 ale/prog ea /v pp p2.7 enable su00174 note: * for programming verification see figure 14. for verification conditions see figure 16. figure 17. eprom programing and verification purchase of philips i 2 c components conveys a license under the philips' i 2 c patent to use the components in the i 2 c system provided the system conforms to the i 2 c specifications defined by philips. this specification can be ordered using the code 9398 393 40011.
philips semiconductors product specification 87c524/87c528 80c51 8-bit microcontrollers 16k/32k, 512 otp, i 2 c, watchdog timer 1999 jul 23 22 dip40: plastic dual in-line package; 40 leads (600 mil) sot129-1
philips semiconductors product specification 87c524/87c528 80c51 8-bit microcontrollers 16k/32k, 512 otp, i 2 c, watchdog timer 1999 jul 23 23 plcc44: plastic leaded chip carrier; 44 leads sot187-2
philips semiconductors product specification 87c524/87c528 80c51 8-bit microcontrollers 16k/32k, 512 otp, i 2 c, watchdog timer 1999 jul 23 24 qfp44: plastic quad flat package; 44 leads (lead length 1.3 mm); body 10 x 10 x 1.75 mm sot307-2
philips semiconductors product specification 87c524/87c528 80c51 8-bit microcontrollers 16k/32k, 512 otp, i 2 c, watchdog timer 1999 jul 23 25 notes
philips semiconductors product specification 87c524/87c528 80c51 8-bit microcontrollers 16k/32k, 512 otp, i 2 c, watchdog timer 1999 jul 23 26 definitions short-form specification e the data in a short-form specification is extracted from a full data sheet with the same type number and title. for detailed information see the relevant data sheet or data handbook. limiting values definition e limiting values given are in accordance with the absolute maximum rating system (iec 134). stress above one or more of the limiting values may cause permanent damage to the device. these are stress ratings only and operation of the dev ice at these or at any other conditions above those given in the characteristics sections of the specification is not implied. exposure to limi ting values for extended periods may affect device reliability. application information e applications that are described herein for any of these products are for illustrative purposes only. philips semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. disclaimers life support e these products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. philips semiconductors customers using or selling these products for use i n such applications do so at their own risk and agree to fully indemnify philips semiconductors for any damages resulting from such application. right to make changes e philips semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. philips semiconductors ass umes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or m ask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right in fringement, unless otherwise specified. philips semiconductors 811 east arques avenue p.o. box 3409 sunnyvale, california 940883409 telephone 800-234-7381 ? copyright philips electronics north america corporation 1998 all rights reserved. printed in u.s.a. date of release: 07-99 document order number: 9397 750 06229  

data sheet status objective specification preliminary specification product specification product status development qualification production definition [1] this data sheet contains the design target or goal specifications for product development. specification may change in any manner without notice. this data sheet contains preliminary data, and supplementary data will be published at a later date. philips semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. this data sheet contains final specifications. philips semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. data sheet status [1] please consult the most recently issued datasheet before initiating or completing a design.


▲Up To Search▲   

 
Price & Availability of P87C528EBAA

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X